Mostrar el registro sencillo del ítem

dc.contributor.authorLeón, Daniel
dc.contributor.authorFabero, Juan Carlos
dc.contributor.authorClemente, Juan A.
dc.date.accessioned2024-04-08T12:06:24Z
dc.date.available2024-04-08T12:06:24Z
dc.date.issued2024
dc.identifier.issn0141-9331spa
dc.identifier.urihttps://hdl.handle.net/10641/4283
dc.description.abstractThis article studies the ISA-extension and application-specific soft error sensitivity of the RISC-V VeeR EH1 commercial processor core from Western Digital. To this end, a modified VeeRwolf SoC from Chips Alliance was deployed in a Digilent Nexys-A7 FPGA. Then, a fault injection platform was created for injecting soft errors in all architectural and micro-architectural registers of the VeeR EH1, without modifying the original processor core, when executing a set of commonly used space-related algorithms. Errors were categorized according to the consequences that they had on the normal execution of the processor, as well as to the unit of the core they were injected in. By changing compiling targets, four different combinations of RISC-V ISA extensions were also tested and compared, in the same processor IP, for a typical dot product algorithm, a hyperspectral imaging difference calculation and a SHA-256 hash. Experimental results will show how, for each one of these three case studies, the functionally equal binaries issued when compiling these programs using different ISA extensions are affected in different ways by error injections, opening the possibility to selectively compile functions based on a desired reliability/speed factor. The results additionally identify the specific units and subUnits within the processor’s structure that have been affected, pinpointing the exact element where the bitflip occurred, after detecting an error.spa
dc.language.isoengspa
dc.publisherMicroprocessors and Microsystemsspa
dc.rightsAtribución-NoComercial-SinDerivadas 3.0 España*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/3.0/es/*
dc.subjectRISC-Vspa
dc.subjectFault injectionspa
dc.subjectSoft errorspa
dc.titleNon-intrusive study on FPGA of the SEU sensitivity on the COTS RISC-V VeeR EH1 soft processor from Western Digital.spa
dc.typejournal articlespa
dc.type.hasVersionVoRspa
dc.rights.accessRightsopen accessspa
dc.description.extent4960 KBspa
dc.identifier.doi10.1016/j.micpro.2024.105021spa
dc.relation.publisherversionhttps://www.sciencedirect.com/science/article/pii/S0141933124000164spa


Ficheros en el ítem

FicherosTamañoFormatoVer
1-s2.0-S0141933124000164-main.pdf4.842MbPDFVer/

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem

Atribución-NoComercial-SinDerivadas 3.0 España
Excepto si se señala otra cosa, la licencia del ítem se describe como Atribución-NoComercial-SinDerivadas 3.0 España